courtl
Aerospace
- Feb 18, 2002
- 23
Hi there,
I am currently having a problem with a Sample and Hold circuit that is used to Sample a voltage which can range from 3V down to 2mV. The output of this is then fed to a comparator which compares the sample and hold value with the next signal received. This then either gives an output to a PLD to show a pass or a fail.
The threshold levels for the comparator are set using SOT vlaue resistors from a +15V and -15V supply.
However I have the problem that some IC's of the same batch will not allow the threshold levels to be set, while others will i.e the comparator will never output a fail but some do. I have an external hold cap to control the droop rate.
I was wondering whether this was due to the fact that some of the IC's may be more sensitive to the very low levels of ample voltage i.e. 2mV where it should cause a fail.
The problem is I have looked very closely at the input and output from the Sample and hold and can see no difference in performance between those that work and those that don't.
Sorry this is a bit of a waffle, but if anyone has any suggestions they would be gratefully received as I have very limited knowledge of Sample and Hold circuits.
Many Thanks
![[smile] [smile] [smile]](/data/assets/smilies/smile.gif)
I am currently having a problem with a Sample and Hold circuit that is used to Sample a voltage which can range from 3V down to 2mV. The output of this is then fed to a comparator which compares the sample and hold value with the next signal received. This then either gives an output to a PLD to show a pass or a fail.
The threshold levels for the comparator are set using SOT vlaue resistors from a +15V and -15V supply.
However I have the problem that some IC's of the same batch will not allow the threshold levels to be set, while others will i.e the comparator will never output a fail but some do. I have an external hold cap to control the droop rate.
I was wondering whether this was due to the fact that some of the IC's may be more sensitive to the very low levels of ample voltage i.e. 2mV where it should cause a fail.
The problem is I have looked very closely at the input and output from the Sample and hold and can see no difference in performance between those that work and those that don't.
Sorry this is a bit of a waffle, but if anyone has any suggestions they would be gratefully received as I have very limited knowledge of Sample and Hold circuits.
Many Thanks
![[smile] [smile] [smile]](/data/assets/smilies/smile.gif)